

# LM5110 Dual 5A Compound Gate Driver with Negative Output Voltage Capability

Check for Samples: LM5110

## **FEATURES**

- Independently Drives Two N-Channel **MOSFETs**
- **Compound CMOS and Bipolar Outputs Reduce Output Current Variation**
- 5A sink/3A Source Current Capability
- Two Channels can be Connected in Parallel to **Double the Drive Current**
- Independent Inputs (TTL Compatible) ٠
- Fast Propagation Times (25 ns Typical)
- Fast Rise and Fall Times (14 ns/12 ns Rise/Fall with 2 nF Load)
- Dedicated Input Ground Pin (IN REF) for Split Supply or Single Supply Operation
- Outputs Swing from  $V_{CC}$  to  $V_{EE}$  which can be Negative Relative to Input Ground
- Available in Dual Non-inverting, Dual Inverting and Combination Configurations
- Shutdown Input Provides Low Power Mode
- Supply Rail Under-voltage Lockout Protection
- **Pin-out Compatible with Industry Standard Gate Drivers**

# TYPICAL APPLICATIONS

- Synchronous Rectifier Gate Drivers
- Switch-mode Power Supply Gate Driver
- Solenoid and Motor Drivers
- **Power Level Shifter**

# PACKAGE

- SOIC-8 •
- WSON-10 (4 mm x 4 mm)

## DESCRIPTION

The LM5110 Dual Gate Driver replaces industry standard gate drivers with improved peak output current and efficiency. Each "compound" output driver stage includes MOS and bipolar transistors operating in parallel that together sink more than 5A peak from capacitive loads. Combining the unique characteristics of MOS and bipolar devices reduces drive current variation with voltage and temperature. Separate input and output ground pins provide Negative Drive Capability allowing the user to drive MOSFET gates with positive and negative VGS voltages. The gate driver control inputs are referenced to a dedicated input ground (IN\_REF). The gate driver outputs swing from V<sub>CC</sub> to the output ground V<sub>FF</sub> which can be negative with respect to IN REF. The ability to hold MOSFET gates off with a negative VGS voltage reduces losses when driving low threshold voltage MOSFETs often used as rectifiers. synchronous When driving with conventional positive only gate voltage, the IN\_REF and V<sub>FF</sub> pins are connected together and referenced a common ground. Under-voltage lockout to protection and a shutdown input pin are also provided. The drivers can be operated in parallel with inputs and outputs connected to double the drive current capability. This device is available in the SOIC-8 and the thermally-enhanced WSON-10 packages.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# **Pin Configurations**



**Block Diagram** 







SNVS255A-MAY 2004-REVISED MAY 2004

### **Typical Application**



Figure 4. Simplified Power Converter Using Synchronous Rectifiers with Negative Off Gate Voltage

| Pin<br>Description |         | Name            | Description                         | Application Information                                                                                                                                       |
|--------------------|---------|-----------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SOIC-8             | WSON-10 |                 |                                     |                                                                                                                                                               |
| 1                  | 1       | IN_REF          | Ground reference for control inputs | Connect to $V_{EE}$ for standard positive only output voltage swing. Connect to system logic ground reference for positive and negative output voltage swing. |
| 2                  | 2       | IN_A            | 'A' side control input              | TTL compatible thresholds.                                                                                                                                    |
| 3                  | 3       | V <sub>EE</sub> | Power ground of the driver outputs  | Connect to either power ground or a negative gate drive supply.                                                                                               |
| 4                  | 4       | IN_B            | 'B' side control input              | TTL compatible thresholds.                                                                                                                                    |
| 5                  | 7       | OUT_B           | Output for the 'B' side driver.     | Capable of sourcing 3A and sinking 5A. Voltage swing of this output is from $V_{CC}$ to $V_{EE}.$                                                             |
| 6                  | 8       | V <sub>CC</sub> | Positive supply                     | Locally decouple to V <sub>EE</sub> and IN_REF.                                                                                                               |
| 7                  | 9       | OUT_A.          | Output for the 'A' side driver.     | Capable of sourcing 3A and sinking 5A. Voltage swing of this output is from $V_{CC}$ to $V_{EE}$ .                                                            |
| 8                  | 10      | nSHDN           | Shutdown input pin                  | Pull below 1.5V to activate low power shutdown mode.                                                                                                          |

#### **PIN DESCRIPTION**

# **Configuration Table**

| Part Number | "A" Output Configuration | "B" Output Configuration | Package |  |  |
|-------------|--------------------------|--------------------------|---------|--|--|
| LM5110-1M   | Non-Inverting            | Non-Inverting            | SOIC- 8 |  |  |
| LM5110-2M   | Inverting                | Inverting                | SOIC- 8 |  |  |
| LM5110-3M   | Inverting                | Non-Inverting            | SOIC- 8 |  |  |
| LM5110-1SD  | Non-Inverting            | Non-Inverting            | WSON-10 |  |  |
| LM5110-2SD  | Inverting                | Inverting                | WSON-10 |  |  |
| LM5110-3SD  | Inverting                | Non-Inverting            | WSON-10 |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings<sup>(1)(2)</sup>

| V <sub>CC</sub> to V <sub>EE</sub>                 | -0.3V to 15V    |
|----------------------------------------------------|-----------------|
| V <sub>CC</sub> to IN_REF                          | -0.3V to 15V    |
| IN to IN_REF, nSHDN to IN_REF                      | -0.3V to 15V    |
| IN_REF to V <sub>EE</sub>                          | -0.3V to 5V     |
| Storage Temperature Range, T <sub>STG</sub>        | −55°C to +150°C |
| Maximum Junction Temperature, T <sub>J</sub> (max) | +150°C          |
| Operating Junction Temperature                     | +125°C          |
| ESD Rating                                         | 2kV             |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For ensured specifications and test conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

## **Electrical Characteristics**

 $T_J = -40^{\circ}C$  to +125°C,  $V_{CC} = 12V$ ,  $V_{EE} = IN_REF = 0V$ , nSHDN =  $V_{CC}$ , No Load on OUT\_A or OUT\_B, unless otherwise specified.

| Symbol            | Parameter                                           | Conditions                                                   | Min | Тур  | Max | Units |  |
|-------------------|-----------------------------------------------------|--------------------------------------------------------------|-----|------|-----|-------|--|
|                   | V <sub>CC</sub> Operating Range                     | V <sub>CC</sub> -IN_REF and V <sub>CC</sub> -V <sub>EE</sub> | 3.5 |      | 14  | V     |  |
| V <sub>CCR</sub>  | V <sub>CC</sub> Under Voltage Lockout (rising)      | V <sub>CC</sub> -IN_REF                                      | 2.3 | 2.9  | 3.5 | V     |  |
| V <sub>CCH</sub>  | V <sub>CC</sub> Under Voltage Lockout<br>Hysteresis |                                                              |     | 230  |     | mV    |  |
| I <sub>CC</sub>   | V <sub>CC</sub> Supply Current (I <sub>CC</sub> )   | IN_A = IN_B = 0V (5110-1)                                    |     | 1    | 2   |       |  |
|                   |                                                     | $IN_A = IN_B = V_{CC}$ (5110-2)                              |     | 1    | 2   | mA    |  |
|                   |                                                     | $IN_A = V_{CC}, IN_B = 0V$<br>(5110-3)                       |     | 1    | 2   |       |  |
| I <sub>CCSD</sub> | V <sub>CC</sub> Shutdown Current (I <sub>CC</sub> ) | nSHDN = 0V                                                   |     | 18   | 25  | μA    |  |
| CONTROL IN        | NPUTS                                               |                                                              |     |      |     |       |  |
| V <sub>IH</sub>   | Logic High                                          |                                                              |     | 1.75 | 2.2 | V     |  |
| V <sub>IL</sub>   | Logic Low                                           |                                                              | 0.8 | 1.35 |     | V     |  |
| HYS               | Input Hysteresis                                    |                                                              |     | 400  |     | mV    |  |
| IIL               | Input Current Low                                   | IN_A=IN_B=V <sub>CC</sub> (5110-1-2-3)                       | -1  | 0.1  | 1   |       |  |
| I <sub>IH</sub>   | Input Current High                                  | IN_A=IN_B=V <sub>CC</sub> (5110-1)                           | 10  | 18   | 25  |       |  |
|                   |                                                     | IN_A=IN_B=V <sub>CC</sub> (5110-2)                           | -1  | 0.1  | 1   | Αų    |  |
|                   |                                                     | IN_A=V <sub>CC</sub> (5110-3)                                | -1  | 0.1  | 1   |       |  |
|                   |                                                     | IN_B=V <sub>CC</sub> (5110-3)                                | 10  | 18   | 25  |       |  |
| SHUTDOWN          | INPUT                                               | ·                                                            |     |      |     |       |  |
| ISD               | Pull-up Current                                     | nSHDN = 0 V                                                  |     | -18  | -25 | μA    |  |



### **Electrical Characteristics (continued)**

 $T_J = -40^{\circ}C$  to +125°C,  $V_{CC} = 12V$ ,  $V_{EE} = IN\_REF = 0V$ , nSHDN =  $V_{CC}$ , No Load on OUT\_A or OUT\_B, unless otherwise specified.

| Symbol              | Parameter                                                    | Conditions                                               | Min | Тур | Max | Units |
|---------------------|--------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----|-------|
| VSDR                | Shutdown Threshold                                           | nSHDN rising                                             | 0.8 | 1.5 | 2.2 | V     |
| VSDH                | Shutdown Hysteresis                                          |                                                          |     | 165 |     | mV    |
| OUTPUT DR           | IVERS                                                        |                                                          |     |     |     |       |
| R <sub>OH</sub>     | Output Resistance High                                       | I <sub>OUT</sub> = −10 mA                                |     | 30  | 50  | Ω     |
| R <sub>OL</sub>     | Output Resistance Low                                        | I <sub>OUT</sub> = + 10 mA                               |     | 1.4 | 2.5 | Ω     |
| I <sub>Source</sub> | Peak Source Current                                          | OUTA/OUTB = $V_{CC}/2$ ,<br>200 ns Pulsed Current        |     | 3   |     | А     |
| I <sub>Sink</sub>   | Peak Sink Current                                            | OUTA/OUTB = V <sub>CC</sub> /2,<br>200 ns Pulsed Current |     | 5   |     | А     |
| SWITCHING           | CHARACTERISTICS                                              |                                                          |     |     |     |       |
| td1                 | Propagation Delay Time Low to<br>High, IN rising (IN to OUT) | $C_{LOAD} = 2 \text{ nF}$ , see Figure 6                 |     | 25  | 40  | ns    |
| td2                 | Propagation Delay Time High to Low, IN falling (IN to OUT)   | $C_{LOAD} = 2 \text{ nF}$ , see Figure 6                 |     | 25  | 40  | ns    |
| t <sub>r</sub>      | Rise Time                                                    | $C_{LOAD} = 2.0 \text{ nF}$ , see Figure 6               |     | 14  | 25  | ns    |
| t <sub>f</sub>      | Fall Time                                                    | $C_{LOAD} = 2 \text{ nF}$ , see Figure 6                 |     | 12  | 25  | ns    |
| LATCHUP P           | ROTECTION                                                    |                                                          |     |     |     |       |
|                     | AEC - Q100, Method 004                                       | T <sub>J</sub> = 150°C                                   |     | 500 |     | mA    |

# **Timing Waveforms**





Figure 5. Inverting Timing Waveforms



(b)

Figure 6. Non-Inverting Timing Waveforms

**EXAS NSTRUMENTS** 

www.ti.com

#### SNVS255A-MAY 2004-REVISED MAY 2004





20

10

0

6

100

1k

CAPACITIVE LOAD (pF)

Figure 11.

10k





#### SNVS255A - MAY 2004 - REVISED MAY 2004



TEMPERATURE (℃) Figure 15.

LM5110

SNVS255A - MAY 2004 - REVISED MAY 2004



www.ti.com

### DETAILED OPERATING DESCRIPTION

LM5110 dual gate driver consists of two independent and identical driver channels with TTL compatible logic inputs and high current totem-pole outputs that source or sink current to drive MOSFET gates. The driver output consist of a compound structure with MOS and bipolar transistor operating in parallel to optimize current capability over a wide output voltage and operating temperature range. The bipolar device provides high peak current at the critical threshold region of the MOSFET VGS while the MOS devices provide rail-to-rail output swing. The totem pole output drives the MOSFET gate between the gate drive supply voltage V<sub>CC</sub> and the power ground potential at the V<sub>EE</sub> pin.

The control inputs of the drivers are high impedance CMOS buffers with TTL compatible threshold voltages. The negative supply of the input buffer is connected to the input ground pin IN\_REF. An internal level shifting circuit connects the logic input buffers to the totem pole output drivers. The level shift circuit and separate input/output ground pins provide the option of single supply or split supply configurations. When driving MOSFET gates from a single positive supply, the IN\_REF and V<sub>EE</sub> pins are both connected to the power ground. The LM5110 pinout was designed for compatibility with industry standard gate drivers in single supply gate driver applications. Pin 1 (IN\_REF) on the LM5110 is a no-connect on standard driver IC's. Connecting pin 1 to pin 3 (V<sub>EE</sub>) on the printed circuit board accommodates the pin-out of both the LM5110 and competitive drivers.

The isolated input/output grounds provide the capability to drive the MOSFET to a negative VGS voltage for a more robust and reliable off state. In split supply configuration, the IN\_REF pin is connected to the ground of the controller which drives the LM5110 inputs. The V<sub>EE</sub> pin is connected to a negative bias supply that can range from the IN-REF as much as 14V below the V<sub>CC</sub> gate drive supply. The maximum recommended voltage difference between V<sub>CC</sub> and IN\_REF or between V<sub>CC</sub> and V<sub>EE</sub> is 14V. The minimum voltage difference between V<sub>CC</sub> and IN\_REF is 3.5V.

Enhancement mode MOSFETs do not inherently require a negative bias on the gate to turn off the FET. However, certain applications may benefit from the capability of negative VGS voltage during turn-off including:

- 1. when the gate voltages cannot be held safely below the threshold voltage due to transients or coupling in the printed circuit board.
- 2. when driving low threshold MOSFETs at high junction temperatures
- 3. when high switching speeds produce capacitive gate-drain current that lifts the internal gate potential of the MOSFET

The two driver channels of the LM5110 are designed as identical cells. Transistor matching inherent to integrated circuit manufacturing ensures that the ac and dc performance of the channels are nearly identical. Closely matched propagation delays allow the dual driver to be operated as a single driver if inputs and output pins are connected. The drive current capability in parallel operation is 2X the drive of either channel. Small differences in switching speed between the driver channels will produce a transient current (shoot-through) in the output stage when two output pins are connected to drive a single load. The efficiency loss for parallel operation has been characterized at various loads, supply voltages and operating frequencies. The power dissipation in the LM5110 increases by less than 1% relative to the dual driver configuration when operated as a single driver with inputs and outputs connected.

An Under-voltage lockout (UVLO) circuit is included in the LM5110, which senses the voltage difference between  $V_{CC}$  and the input ground pin, IN\_REF. When the  $V_{CC}$  to IN\_REF voltage difference falls below 2.7V both driver channels are disabled. The driver will resume normal operation when the  $V_{CC}$  to IN\_REF differential voltage exceeds approximately 2.9V. UVLO hysteresis prevents chattering during brown-out conditions.

The Shutdown pin (nSHDN) is a TTL compatible logic input provided to enable/disable both driver channels. When nSHDN is in the logic low state, the LM5110 is switched to a low power standby mode with total supply current less than 25  $\mu$ A. This function can be effectively used for start-up, thermal overload, or short circuit fault protection. It is recommended that this pin be connected to V<sub>CC</sub> when the shutdown function is not being used. The shutdown pin has an internal 18 $\mu$ A current source pull-up to V<sub>CC</sub>.

The input pins of non-inverting drivers have an internal 18µA current source pull-down to IN-REF. The input pins of inverting driver channels have neither pull-up nor pull-down current sources.

The LM5110 is available in dual non-inverting (-1), dual inverting (-2) and the combination inverting plus non-inverting (-3) configurations. All three configurations are offered in the SOIC-8 and WSON-10 plastic packages.



### Layout Considerations

Attention must be given to board layout when using LM5110. Some important considerations include:

- 1. A Low ESR/ESL capacitor must be connected close to the IC and between the V<sub>CC</sub> and V<sub>EE</sub> pins to support high peak currents being drawn from V<sub>CC</sub> during turn-on of the MOSFET.
- 2. Proper grounding is crucial. The drivers need a very low impedance path for current return to ground avoiding inductive loops. The two paths for returning current to ground are a) between LM5110 IN-REF pin and the ground of the circuit that controls the driver inputs, b) between LM5110 V<sub>EE</sub> pin and the source of the power MOSFET being driven. All these paths should be as short as possible to reduce inductance and be as wide as possible to reduce resistance. All these ground paths should be kept distinctly separate to avoid coupling between the high current output paths and the logic signals that drive the LM5110. A good method is to dedicate one copper plane in a multi-layered PCB to provide a common ground surface.
- 3. With the rise and fall times in the range of 10 ns to 30 ns, care is required to minimize the lengths of current carrying conductors to reduce their inductance and EMI from the high di/dt transients generated by the LM5110.
- The LM5110 SOIC footprint is compatible with other industry standard drivers. Simply connect IN\_REF pin of the LM5110 to V<sub>EE</sub> (pin 1 to pin 3) to operate the LM5110 in a standard single supply configuration.
- 5. If either channel is not being used, the respective input pin (IN\_A or IN\_B) should be connected to either IN\_REF or V<sub>CC</sub> to avoid spurious output signals. If the shutdown feature is not used, the nSHDN pin should be connected to V<sub>CC</sub> to avoid erratic behavior that would result if system noise were coupled into a floating 'nSHDN' pin.

### **Thermal Performance**

### INTRODUCTION

The primary goal of thermal management is to maintain the integrated circuit (IC) junction temperature (T<sub>J</sub>) below a specified maximum operating temperature to ensure reliability. It is essential to estimate the maximum T<sub>J</sub> of IC components in worst case operating conditions. The junction temperature is estimated based on the power dissipated in the IC and the junction to ambient thermal resistance  $\theta_{JA}$  for the IC package in the application board and environment. The  $\theta_{JA}$  is not a given constant for the package and depends on the printed circuit board design and the operating environment.

### DRIVE POWER REQUIREMENT CALCULATIONS IN LM5110

The LM5110 dual low side MOSFET driver is capable of sourcing/sinking 3A/5A peak currents for short intervals to drive a MOSFET without exceeding package power dissipation limits. High peak currents are required to switch the MOSFET gate very quickly for operation at high frequencies.



The schematic above shows a conceptual diagram of the LM5110 output and MOSFET load. Q1 and Q2 are the switches within the gate driver.  $R_G$  is the gate resistance of the external MOSFET, and  $C_{IN}$  is the equivalent gate capacitance of the MOSFET. The gate resistance Rg is usually very small and losses in it can be neglected. The equivalent gate capacitance is a difficult parameter to measure since it is the combination of  $C_{GS}$  (gate to source capacitance) and  $C_{GD}$  (gate to drain capacitance). Both of these MOSFET capacitances are not constants and vary with the gate and drain voltage. The better way of quantifying gate capacitance is the total gate charge  $Q_G$  in coloumbs.  $Q_G$  combines the charge required by  $C_{GS}$  and  $C_{GD}$  for a given gate drive voltage  $V_{GATE}$ .

# LM5110



www.ti.com

Assuming negligible gate resistance, the total power dissipated in the MOSFET driver due to gate charge is approximated by

 $P_{DRIVER} = V_{GATE} \times Q_G \times F_{SW}$ 

where

• F<sub>SW</sub> = switching frequency of the MOSFET

As an example, consider the MOSFET MTD6N15 whose gate charge specified as 30 nC for  $V_{GATE} = 12V$ .

The power dissipation in the driver due to charging and discharging of MOSFET gate capacitances at switching frequency of 300 kHz and  $V_{GATE}$  of 12V is equal to

P<sub>DRIVER</sub> = 12V x 30 nC x 300 kHz = 0.108W.

If both channels of the LM5110 are operating at equal frequency with equivalent loads, the total losses will be twice as this value which is 0.216W.

In addition to the above gate charge power dissipation, - transient power is dissipated in the driver during output transitions. When either output of the LM5110 changes state, current will flow from  $V_{CC}$  to  $V_{EE}$  for a very brief interval of time through the output totem-pole N and P channel MOSFETs. The final component of power dissipation in the driver is the power associated with the quiescent bias current consumed by the driver input stage and Under-voltage lockout sections.

Characterization of the LM5110 provides accurate estimates of the transient and quiescent power dissipation components. At 300 kHz switching frequency and 30 nC load used in the example, the transient power will be 8 mW. The 1 mA nominal quiescent current and 12V  $V_{GATE}$  supply produce a 12 mW typical quiescent power.

Therefore the total power dissipation

 $P_D = 0.216 + 0.008 + 0.012 = 0.236W.$ 

We know that the junction temperature is given by

 $T_{J} = P_{D} \times \theta_{JA} + T_{A}$ 

Or the rise in temperature is given by

 $T_{RISE} = T_J - T_A = P_D \times \theta_{JA}$ 

For SOIC-8 package  $\theta_{JA}$  is estimated as 170°C/W for the conditions of natural convection.

Therefore T<sub>RISE</sub> is equal to

 $T_{RISE} = 0.236 \text{ x } 170 = 40.1^{\circ}\text{C}$ 

For WSON-10 package, the integrated circuit die is attached to leadframe die pad which is soldered directly to the printed circuit board. This substantially decreases the junction to ambient thermal resistance ( $\theta_{JA}$ ).  $\theta_{JA}$  as low as 40°C/W is achievable with the WSON10 package. The resulting  $T_{RISE}$  for the dual driver example above is thereby reduced to just 9.5 degrees.

### CONTINUOUS CURRENT RATING OF LM5110

The LM5110 can deliver pulsed source/sink currents of 3A and 5A to capacitive loads. In applications requiring continuous load current (resistive or inductive loads), package power dissipation, limits the LM5110 current capability far below the 5A sink/3A source capability. Rated continuous current can be estimated both when sourcing current to or sinking current from the load. For example when sinking, the maximum sink current can be calculated as

$$I_{SINK} (MAX) := \sqrt{\frac{T_{J}(MAX) - T_{A}}{\theta_{JA} \cdot R_{DS} (ON)}}$$

where

R<sub>DS</sub>(on) is the on resistance of lower MOSFET in the output stage of LM5110

Consider  $T_J(max)$  of 125°C and  $\theta_{JA}$  of 170°C/W for an SO-8 package under the condition of natural convection and no air flow. If the ambient temperature ( $T_A$ ) is 60°C, and the  $R_{DS}(on)$  of the LM5110 output at  $T_J(max)$  is 2.5 $\Omega$ , this equation yields  $I_{SINK}(max)$  of 391mA which is much smaller than 5A peak pulsed currents.

Similarly, the maximum continuous source current can be calculated as

SNVS255A-MAY 2004-REVISED MAY 2004

www.ti.com

T<sub>J</sub>(MAX) - T<sub>A</sub>

 $I_{\text{SOURCE}} (\text{MAX}) := \frac{\theta_{\text{JA}} \cdot V_{\text{DIODE}}}{\theta_{\text{JA}} \cdot V_{\text{DIODE}}}$ 

where

•  $V_{\text{DIODE}}$  is the voltage drop across hybrid output stage which varies over temperature and can be assumed to be about 1.1V at  $T_J(max)$  of 125°C

Assuming the same parameters as above, this equation yields I<sub>SOURCE</sub>(max) of 347mA.



26-Dec-2014

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|-------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)               | (3)                |              | (4/5)          |         |
| LM5110-1M/NOPB   | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110<br>-1M    | Samples |
| LM5110-1MX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110<br>-1M    | Samples |
| LM5110-1SD       | NRND   | WSON         | DPR     | 10   | 1000    | TBD                        | Call TI           | Call TI            | -40 to 125   | 5110-1         |         |
| LM5110-1SD/NOPB  | ACTIVE | WSON         | DPR     | 10   | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | 5110-1         | Samples |
| LM5110-1SDX/NOPB | ACTIVE | WSON         | DPR     | 10   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110-1         | Samples |
| LM5110-2M/NOPB   | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110<br>-2M    | Samples |
| LM5110-2MX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110<br>-2M    | Samples |
| LM5110-2SD/NOPB  | ACTIVE | WSON         | DPR     | 10   | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 125   | 5110-2         | Samples |
| LM5110-3M/NOPB   | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110<br>-3M    | Samples |
| LM5110-3MX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110<br>-3M    | Samples |
| LM5110-3SD       | NRND   | WSON         | DPR     | 10   | 1000    | TBD                        | Call TI           | Call TI            | -40 to 125   | 5110-3         |         |
| LM5110-3SD/NOPB  | ACTIVE | WSON         | DPR     | 10   | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110-3         | Samples |
| LM5110-3SDX/NOPB | ACTIVE | WSON         | DPR     | 10   | 4500    | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM | -40 to 125   | 5110-3         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.



26-Dec-2014

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM5110-1MX/NOPB             | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM5110-1SD                  | WSON            | DPR                | 10   | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5110-1SD/NOPB             | WSON            | DPR                | 10   | 1000 | 180.0                    | 12.4                     | 4.3        | 4.3        | 1.1        | 8.0        | 12.0      | Q1               |
| LM5110-1SDX/NOPB            | WSON            | DPR                | 10   | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5110-2MX/NOPB             | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM5110-2SD/NOPB             | WSON            | DPR                | 10   | 1000 | 180.0                    | 12.4                     | 4.3        | 4.3        | 1.1        | 8.0        | 12.0      | Q1               |
| LM5110-3MX/NOPB             | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM5110-3SD                  | WSON            | DPR                | 10   | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5110-3SD/NOPB             | WSON            | DPR                | 10   | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5110-3SDX/NOPB            | WSON            | DPR                | 10   | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Mar-2015



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM5110-1MX/NOPB             | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM5110-1SD                  | WSON         | DPR             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| LM5110-1SD/NOPB             | WSON         | DPR             | 10   | 1000 | 203.0       | 203.0      | 35.0        |
| LM5110-1SDX/NOPB            | WSON         | DPR             | 10   | 4500 | 367.0       | 367.0      | 35.0        |
| LM5110-2MX/NOPB             | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM5110-2SD/NOPB             | WSON         | DPR             | 10   | 1000 | 203.0       | 203.0      | 35.0        |
| LM5110-3MX/NOPB             | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM5110-3SD                  | WSON         | DPR             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| LM5110-3SD/NOPB             | WSON         | DPR             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| LM5110-3SDX/NOPB            | WSON         | DPR             | 10   | 4500 | 367.0       | 367.0      | 35.0        |

# DPR (S-PWSON-N10)

# PLASTIC SMALL OUTLINE NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



# **MECHANICAL DATA**

# DPR0010A





D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated