# Low Voltage, 1.15 V to 5.5 V, 4-Channel, Bidirectional Logic Level Translator ADG3304 #### **FEATURES** Bidirectional level translation Operates from 1.15 V to 5.5 V Low quiescent current < 5 $\mu$ A No direction pin #### **APPLICATIONS** SPI®, MICROWIRE™ level translation Low voltage ASIC level translation Smart card readers Cell phones and cell phone cradles Portable communications devices Telecommunications equipment Network switches and routers Storage systems (SAN/NAS) Computing/server applications GPS Portable POS systems Low cost serial interfaces #### **GENERAL DESCRIPTION** The ADG3304 is a bidirectional logic level translator that contains four bidirectional channels. It can be used in multivoltage digital system applications, such as data transfer, between a low voltage digital signal processing controller and a higher voltage device using SPI and MICROWIRE interfaces. The internal architecture allows the device to perform bidirectional logic level translation without an additional signal to set the direction in which the translation takes place. The voltage applied to $V_{\text{CCA}}$ sets the logic levels on the A side of the device, while $V_{\text{CCY}}$ sets the levels on the Y side. For proper operation, $V_{\text{CCA}}$ must always be less than $V_{\text{CCY}}$ . The $V_{\text{CCA}}$ -compatible logic signals applied to the A side of the device appear as $V_{\text{CCY}}$ -compatible levels on the Y side. Similarly, $V_{\text{CCY}}$ -compatible logic levels applied to the Y side of the device appear as $V_{\text{CCA}}$ -compatible logic levels on the A side. #### **FUNCTIONAL BLOCK DIAGRAM** The enable pin (EN) provides three-state operation on both the A side and the Y side pins. When the EN pin is pulled low, the terminals on both sides of the device are in the high impedance state. The EN pin is referred to the $V_{\rm CCA}$ supply voltage and driven high for normal operation. The ADG3304 is available in compact 14-lead TSSOP, 12-ball WLCSP, and 20-lead LFCSP. It is guaranteed to operate over the 1.15 V to 5.5 V supply voltage range. #### **PRODUCT HIGHLIGHTS** - Bidirectional level translation. - 2. Fully guaranteed over the 1.15 V to 5.5 V supply range. - 3. No direction pin. - Available in 14-lead TSSOP, 12-ball WLCSP, and 20-lead LFCSP. ### **TABLE OF CONTENTS** 1/05—Revision 0: Initial Version | Specifications | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Absolute Maximum Ratings | | ESD Caution | | Pin Configurations and Function Descriptions | | Typical Performance Characteristics | | Test Circuits | | Terminology | | Theory of Operation | | Level Translator Architecture | | REVISION HISTORY | | 12/05—Rev. A to Rev. B Changes to Table 1 3 Changes to Table 2 6 Changes to Figure 3 and Table 4 7 Updated Outline Dimensions 19 Changes to Ordering Guide 21 6/05—Rev. 0 to Rev. A | | Added LFCSP Package | | Input Driving Requirements | 16 | |----------------------------|----| | Output Load Requirements | 16 | | Enable Operation | 16 | | Power Supplies | 16 | | Data Rate | 17 | | Applications | 18 | | Layout Guidelines | 18 | | Outline Dimensions | 19 | | Ordering Guide | 20 | ### **SPECIFICATIONS** $V_{\text{CCY}} = 1.65 \text{ V to } 5.5 \text{ V}, V_{\text{CCA}} = 1.15 \text{ V to } V_{\text{CCY}}, GND = 0 \text{ V}, T_{\text{A}} = 25^{\circ}\text{C}. \text{ All specifications } T_{\text{MIN}} \text{ to } T_{\text{MAX}}, \text{ unless otherwise noted.}$ Table 1. | | | | | ersion 1 | | | |-------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------|----------|-----|-----| | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Uni | | LOGIC INPUTS/OUTPUTS | | | | | | | | A Side | | | | | | | | Input High Voltage <sup>2</sup> | V <sub>IHA</sub> | $V_{CCA} = 1.15 \text{ V}$ | $V_{CCA} - 0.3$ | | | V | | | V <sub>IHA</sub> | $V_{CCA} = 1.2 \text{ V to } 5.5 \text{ V}$ | $V_{CCA} - 0.4$ | | | | | Input Low Voltage <sup>2</sup> | VILA | | | | 0.4 | V | | Output High Voltage | V <sub>OHA</sub> | $V_Y = V_{CCY}$ , $I_{OH} = 20 \mu A$ , see Figure 29 | $V_{CCA} - 0.4$ | | | V | | Output Low Voltage | Vola | $V_Y = 0 \text{ V}$ , $I_{OL} = 20 \mu\text{A}$ , see Figure 29 | | | 0.4 | V | | Capacitance <sup>2</sup> | C <sub>A</sub> | f = 1 MHz, EN = 0, see Figure 34 | | 9 | | рF | | Leakage Current | I <sub>LA, Hi-Z</sub> | $V_A = 0 \text{ V/V}_{CCA}$ , EN = 0, see Figure 31 | | | ±1 | μΑ | | Y Side | | | | | | | | Input High Voltage <sup>2</sup> | V <sub>IHY</sub> | | $V_{CCY} - 0.4$ | | | V | | Input Low Voltage <sup>2</sup> | V <sub>ILY</sub> | <u>-</u> | | | 0.4 | V | | Output High Voltage | V <sub>OHY</sub> | $V_A = V_{CCA}$ , $I_{OH} = 20 \mu A$ , see Figure 30 | $V_{CCY} - 0.4$ | | | V | | Output Low Voltage | V <sub>OLY</sub> | $V_A = 0$ V, $I_{OL} = 20 \mu A$ , see Figure 30 | | _ | 0.4 | ٧_ | | Capacitance <sup>2</sup> | C <sub>Y</sub> | f = 1 MHz, EN = 0, see Figure 35 | | 6 | _ | pF | | Leakage Current | I <sub>LY, Hi-Z</sub> | $V_Y = 0 \text{ V/V}_{CCY}$ , EN = 0, see Figure 32 | | | ±1 | μΑ | | Enable (EN) | | | | | | | | Input High Voltage <sup>2</sup> | VIHEN | $V_{CCA} = 1.15 \text{ V}$ | V <sub>CCA</sub> – 0.3 | | | V | | | V <sub>IHEN</sub> | $V_{CCA} = 1.2 \text{ V to } 5.5 \text{ V}$ | V <sub>CCA</sub> – 0.4 | | | V | | Input Low Voltage <sup>2</sup> | VILEN | | | | 0.4 | ٧ | | Leakage Current | I <sub>LEN</sub> | $V_{EN} = 0 \text{ V/V}_{CCA}, V_A = 0 \text{ V},$<br>see Figure 33 | | | ±1 | μΑ | | Capacitance <sup>2</sup> | CEN | | | 3 | | рF | | Enable Time <sup>2</sup> | t <sub>EN</sub> | $R_S = R_T = 50 \Omega$ , $V_A = 0 V/V_{CCA} (A \rightarrow Y)$ , $V_Y = 0 V/V_{CCY} (Y \rightarrow A)$ , see Figure 36 | | 1 | 1.8 | μs | | SWITCHING CHARACTERISTICS <sup>2</sup> | | | | | | | | $3.3 \text{ V} \pm 0.3 \text{ V} \le V_{\text{CCA}} \le V_{\text{CCY}}, V_{\text{CCY}} = 5 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | | A→Y Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | t <sub>P, A→Y</sub> | | | 6 | 10 | ns | | Rise Time | t <sub>R, A→Y</sub> | | | 2 | 3.5 | ns | | Fall Time | t <sub>F, A→Y</sub> | | | 2 | 3.5 | ns | | Maximum Data Rate | D <sub>MAX, A→Y</sub> | | 50 | _ | 3.3 | Mb | | Channel-to-Channel Skew | | | 30 | 2 | 4 | | | | tskew, A→Y | | | 2 | 4 | ns | | Part-to-Part Skew | <b>t</b> ppskew, A→Y | | | | 3 | ns | | Y→A Level Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | t <sub>P, Y→A</sub> | | | 4 | 7 | ns | | Rise Time | t <sub>R,Y→A</sub> | | | 1 | 3 | ns | | Fall Time | t <sub>F, Y→A</sub> | | | 3 | 7 | ns | | Maximum Data Rate | D <sub>MAX,Y→A</sub> | | 50 | | | Mbı | | Channel-to-Channel Skew | tskew, y→A | | | 2 | 3.5 | ns | | Part-to-Part Skew | tskew, y→A<br>tppskew, y→A | | | _ | 2 | ns | | | | | | B Version <sup>1</sup> | | | |----------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------|-----|------------------------|-----|------| | Parameter | Symbol | <b>Test Conditions/Comments</b> | Min | Тур | Max | Unit | | $1.8 \text{ V} \pm 0.15 \text{ V} \le V_{\text{CCA}} \le V_{\text{CCY}}, V_{\text{CCY}} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | | | A→Y Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | t <sub>P, A→Y</sub> | | | 8 | 11 | ns | | Rise Time | t <sub>R, A→Y</sub> | | | 2 | 5 | ns | | Fall Time | t <sub>F, A→Y</sub> | | | 2 | 5 | ns | | Maximum Data Rate | $D_{MAX, A \rightarrow Y}$ | | 50 | | | Mb | | Channel-to-Channel Skew | t <sub>skew, A→Y</sub> | | | 2 | 4 | ns | | Part-to-Part Skew | t <sub>PPSKEW, A→Y</sub> | | | | 4 | ns | | Y→A Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | t <sub>P,Y→A</sub> | | | 5 | 8 | ns | | Rise Time | t <sub>R,Y→A</sub> | | | 2 | 3.5 | ns | | Fall Time | <b>t</b> F, Y→A | | | 2 | 3.5 | ns | | Maximum Data Rate | $D_{\text{MAX},Y\to A}$ | | 50 | | | Mb | | Channel-to-Channel Skew | t <sub>SKEW,Y→A</sub> | | | 2 | 3 | ns | | Part-to-Part Skew | <b>t</b> ppskew, y→A | | | | 3 | ns | | 1.15 V to 1.3 V $\leq$ V <sub>CCA</sub> $\leq$ V <sub>CCY</sub> , V <sub>CCY</sub> = 3.3 V $\pm$ 0.3 V | | | | | | | | A→Y Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | t <sub>P, A→Y</sub> | | | 9 | 18 | ns | | Rise Time | t <sub>R, A→Y</sub> | | | 3 | 5 | ns | | Fall Time | t <sub>F, A→Y</sub> | | | 2 | 5 | ns | | Maximum Data Rate | D <sub>MAX</sub> , A→Y | | 40 | | | Mbı | | Channel-to-Channel Skew | tskew, a⇒y | | | 2 | 5 | ns | | Part-to-Part Skew | <b>t</b> PPSKEW, A→Y | | | | 10 | ns | | Y→A Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | <b>t</b> <sub>P, Y→A</sub> | | | 5 | 9 | ns | | Rise Time | $t_{\text{R, Y} \rightarrow \text{A}}$ | | | 2 | 4 | ns | | Fall Time | $t_{F, Y \rightarrow A}$ | | | 2 | 4 | ns | | Maximum Data Rate | $D_{\text{MAX},Y\to A}$ | | 40 | | | Mbı | | Channel-to-Channel Skew | t <sub>skew, y→A</sub> | | | 2 | 4 | ns | | Part-to-Part Skew | t <sub>PPSKEW, Y→A</sub> | | | | 4 | ns | | 1.15 V to 1.3 V $\leq$ V <sub>CCA</sub> $\leq$ V <sub>CCY</sub> , V <sub>CCY</sub> = 1.8 V $\pm$ 0.3 V | | | | | | | | A→Y Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | t <sub>P, A→Y</sub> | | | 12 | 25 | ns | | Rise Time | $t_{R,A\to Y}$ | | | 7 | 12 | ns | | Fall Time | $t_{F, A \rightarrow Y}$ | | | 3 | 5 | ns | | Maximum Data Rate | $D_{MAX, A \rightarrow Y}$ | | 25 | | | Mb | | Channel-to-Channel Skew | t <sub>skew, A→Y</sub> | | | 2 | 5 | ns | | Part-to-Part Skew | t <sub>PPSKEW, A→Y</sub> | | | | 15 | ns | | | | | В | Version <sup>1</sup> | | | |-------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------|------|----------------------|------|------| | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | | Y→A Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | <b>t</b> P, Y→A | | | 14 | 35 | ns | | Rise Time | t <sub>R,Y→A</sub> | | | 5 | 16 | ns | | Fall Time | <b>t</b> F, Y→A | | | 2.5 | 6.5 | ns | | Maximum Data Rate | D <sub>MAX, Y→A</sub> | | 25 | | | Mbp: | | Channel-to-Channel Skew | <b>t</b> skew, y→A | | | 3 | 6.5 | ns | | Part-to-Part Skew | <b>t</b> ppskew, y→A | | | | 23.5 | ns | | $2.5~V\pm0.2~V\leq V_{\text{CCA}}\leq V_{\text{CCY}}, V_{\text{CCY}}=3.3~V\pm0.3~V$ | | | | | | | | A→Y Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 50 pF$ , see Figure 37 | | | | | | Propagation Delay | <b>t</b> P, A→Y | | | 7 | 10 | ns | | Rise Time | t <sub>R, A→Y</sub> | | | 2.5 | 4 | ns | | Fall Time | <b>t</b> F, A→Y | | | 2 | 5 | ns | | Maximum Data Rate | D <sub>MAX</sub> , A→Y | | 60 | | | Mbp | | Channel-to-Channel Skew | <b>t</b> skew, a⇒y | | | 1.5 | 2 | ns | | Part-to-Part Skew | <b>t</b> ppskew, A→Y | | | | 4 | ns | | Y→A Translation | | $R_S = R_T = 50 \Omega$ , $C_L = 15 pF$ , see Figure 38 | | | | | | Propagation Delay | <b>t</b> P, Y→A | | | 5 | 8 | ns | | Rise Time | t <sub>R,Y→A</sub> | | | 1 | 4 | ns | | Fall Time | t <sub>F, Y→A</sub> | | | 3 | 5 | ns | | Maximum Data Rate | $D_{\text{MAX},Y\to A}$ | | 60 | | | Mbp | | Channel-to-Channel Skew | t <sub>skew, y→A</sub> | | | 2 | 3 | ns | | Part-to-Part Skew | t <sub>PPSKEW, Y→A</sub> | | | | 3 | ns | | POWER REQUIREMENTS | | | | | | | | Power Supply Voltages | $V_{CCA}$ | V <sub>CCA</sub> ≤ V <sub>CCY</sub> | 1.15 | | 5.5 | V | | | $V_{CCY}$ | | 1.65 | | 5.5 | V | | Quiescent Power Supply Current | Ісса | $V_A = 0 \text{ V/V}_{CCA}, V_Y = 0 \text{ V/V}_{CCY}, \\ V_{CCA} = V_{CCY} = 5.5 \text{ V, EN} = 1$ | | 0.17 | 5 | μΑ | | | Іссу | $V_A = 0 \text{ V/V}_{CCA}, V_Y = 0 \text{ V/V}_{CCY}, \\ V_{CCA} = V_{CCY} = 5.5 \text{ V, EN} = 1$ | | 0.27 | 5 | μΑ | | Three-State Mode Power Supply Current | I <sub>Hi-Z, A</sub> | $V_{CCA} = V_{CCY} = 5.5 \text{ V, EN} = 0$ | | 0.1 | 5 | μΑ | | | I <sub>Hi-Z, Y</sub> | $V_{CCA} = V_{CCY} = 5.5 \text{ V, EN} = 0$ | | 0.1 | 5 | μΑ | $<sup>^1</sup>$ Temperature range is as follows: B version: $-40^\circ\text{C}$ to $+85^\circ\text{C}$ for the TSSOP and LFCSP; $-25^\circ\text{C}$ to $+85^\circ\text{C}$ for the WLCSP. $^2$ Guaranteed by design, not production tested. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 2. | | T = | |-------------------------------------------------|------------------------------------------------| | Parameter | Rating | | V <sub>CCA</sub> to GND | −0.3 V to +7 V | | V <sub>CCY</sub> to GND | V <sub>CCA</sub> to +7 V | | Digital Inputs (A) | $-0.3 \text{ V to } (V_{CCA} + 0.3 \text{ V})$ | | Digital Inputs (Y) | $-0.3 \text{ V to } (V_{CCY} + 0.3 \text{ V})$ | | EN to GND | −0.3 V to +7 V | | Operating Temperature Range | | | Extended Industrial (B Version) | | | TSSOP and LFCSP | −40°C to +85°C | | Industrial (B Version) | | | WLCSP | −25°C to +85°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature | 150°C | | $\theta_{JA}$ Thermal Impedance (4-Layer Board) | | | 14-Lead TSSOP | 89.21°C/W | | 12-Ball WLCSP | 120°C/W | | 20-Lead LFCSP | 30.4°C/W | | Lead Temperature, Soldering (10 sec) | 300°C | | IR Reflow, Peak Temperature (<20 sec) | 260°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating can be applied at any one time. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 2. 14-Lead TSSOP Pin Configuration Figure 3. 12-Ball WLCSP Pin Configuration NOTES 1. THE EXPOSED PADDLE CAN BE TIED TO GND OR LEFT FLOATING. DO NOT TIE IT TO V<sub>CCA</sub> or V<sub>CCY</sub>. Figure 4. 20-Lead LFCSP\_VQ Pin Configuration Table 3. 14-Lead TSSOP and 20-lead LFCSP Pin Function Descriptions | | Pin No. | | | |-------|----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------| | TSSOP | LFCSP | Mnemonic | Description | | 1 | 19 | $V_{CCA}$ | Power Supply Voltage Input for the A1 to A4 I/O Pins (1.15 V $\leq$ V <sub>CCA</sub> $\leq$ V <sub>CCY</sub> ). | | 2 | 20 | A1 | Input/Output A1. Referenced to V <sub>CCA</sub> . | | 3 | 2 | A2 | Input/Output A2. Referenced to V <sub>CCA</sub> . | | 4 | 3 | A3 | Input/Output A3. Referenced to V <sub>CCA</sub> . | | 5 | 4 | A4 | Input/Output A4. Referenced to V <sub>CCA</sub> . | | 6, 9 | 1, 5, 6, 7, 10, 11, 15, 16 | NC | No Connect. | | 7 | 8 | GND | Ground. | | 8 | 9 | EN | Active High Enable Input. | | 10 | 12 | Y4 | Input/Output Y4. Referenced to V <sub>CCY</sub> . | | 11 | 13 | Y3 | Input/Output Y3. Referenced to V <sub>CCY</sub> . | | 12 | 14 | Y2 | Input/Output Y2. Referenced to V <sub>CCY</sub> . | | 13 | 17 | Y1 | Input/Output Y1. Referenced to V <sub>CCY</sub> . | | 14 | 18 | V <sub>CCY</sub> | Power Supply Voltage Input for the Y1 to Y4 I/O Pins (1.65 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V). | **Table 4. 12-Ball WLCSP Pin Function Descriptions** | Bump No. | Mnemonic | Description | |----------|------------------|-----------------------------------------------------------------------------------------------------------------| | a1 | Y1 | Input/Output Y1. Referenced to V <sub>CCY</sub> . | | a2 | Y2 | Input/Output Y2. Referenced to V <sub>CCY</sub> . | | a3 | Y3 | Input/Output Y3. Referenced to V <sub>CCY</sub> . | | a4 | Y4 | Input/Output Y4. Referenced to V <sub>CCY</sub> . | | b1 | V <sub>CCY</sub> | Power Supply Voltage Input for the Y1 to Y4 I/O Pins (1.65 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V). | | b2 | V <sub>CCA</sub> | Power Supply Voltage Input for the A1 to A4 I/O Pins (1.15 V $\leq$ V <sub>CCA</sub> $\leq$ V <sub>CCY</sub> ). | | b3 | EN | Active High Enable Input. | | b4 | GND | Ground. | | c1 | A1 | Input/Output A1. Referenced to V <sub>CCA</sub> . | | c2 | A2 | Input/Output A2. Referenced to V <sub>CCA</sub> . | | c3 | A3 | Input/Output A3. Referenced to V <sub>CCA</sub> . | | c4 | A4 | Input/Output A4. Referenced to V <sub>CCA</sub> . | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 5. $I_{CCA}$ vs. Data Rate (A $\rightarrow$ Y Level Translation) Figure 6. $I_{CCY}$ vs. Data Rate (A $\rightarrow$ Y Level Translation) Figure 7. $I_{CCA}$ vs. Data Rate (Y $\rightarrow$ A Level Translation) Figure 8. $I_{CCY}$ vs. Data Rate (Y $\rightarrow$ A Level Translation) Figure 9. $I_{CCY}$ vs. Capacitive Load at Pin Y for A $\rightarrow$ Y (1.2 V $\rightarrow$ 1.8 V) Level Translation Figure 10. $I_{CCA}$ vs. Capacitive Load at Pin A for Y $\Rightarrow$ A (1.8 V $\Rightarrow$ 1.2 V) Level Translation Figure 11. $I_{CCY}$ vs. Capacitive Load at Pin Y for A $\rightarrow$ Y (1.8 V $\rightarrow$ 3.3 V) Level Translation Figure 12. $I_{CCA}$ vs. Capacitive Load at Pin A for Y $\rightarrow$ A (3.3 V $\rightarrow$ 1.8 V) Level Translation Figure 13. $I_{CCY}$ vs. Capacitive Load at Pin Y for $A \rightarrow Y$ (3.3 $V \rightarrow 5$ V) Level Translation Figure 14. $I_{CCA}$ vs. Capacitive Load at Pin A for Y $\rightarrow$ A (5 V $\rightarrow$ 3.3 V) Level Translation Figure 15. Rise Time vs. Capacitive Load at Pin Y ( $A \rightarrow Y$ Level Translation) Figure 16. Fall Time vs. Capacitive Load at Pin Y ( $A \rightarrow Y$ Level Translation) Figure 17. Rise Time vs. Capacitive Load at Pin A ( $Y \rightarrow A$ Level Translation) Figure 18. Fall Time vs. Capacitive Load at Pin A ( $Y \rightarrow A$ Level Translation) Figure 19. Propagation Delay (t<sub>PLH</sub>) vs. Capacitive Load at Pin Y (A→Y Level Translation) Figure 20. Propagation Delay $(t_{PHL})$ vs. Capacitive Load at Pin Y $(A \rightarrow Y \text{ Level Translation})$ Figure 21. Propagation Delay $(t_{PLH})$ vs. Capacitive Load at Pin A $(Y \rightarrow A Level Translation)$ Figure 22. Propagation Delay $(t_{PHL})$ vs. Capacitive Load at Pin A $(Y \rightarrow A \text{ Level Translation})$ Figure 23. Eye Diagram at Y Output (1.2 V to 1.8 V Level Translation, 25 Mbps) Figure 24. Eye Diagram at A Output (1.8 V to 1.2 V Level Translation, 25 Mbps) Figure 25. Eye Diagram at Y Output (1.8 V to 3.3 V Level Translation, 50 Mbps) Figure 26. Eye Diagram at A Output (3.3 V to 1.8 V Level Translation, 50 Mbps) Figure 27. Eye Diagram at Y Output (3.3 V to 5 V Level Translation, 50 Mbps) Figure 28. Eye Diagram at A Output (5 V to 3.3 V Level Translation, 50 Mbps) ### **TEST CIRCUITS** Figure 29. V<sub>OH</sub>/V<sub>OL</sub> Voltages at Pin A Figure 32. Three-State Leakage Current at Pin Y Figure 30. $V_{OH}/V_{OL}$ Voltages at Pin Y Figure 33. EN Pin Leakage Current Figure 31. Three-State Leakage Current at Pin A Figure 34. Capacitance at Pin A Figure 35. Capacitance at Pin Y ## $A \rightarrow Y$ DIRECTION ADG3304 ∮ 1**M**Ω SIGNAL SOURCE -**V**Λ-**50**Ω IN BOTH A $\rightarrow$ Y AND Y $\rightarrow$ A DIRECTIONS. Figure 36. Enable Time Figure 37. Switching Characteristics (A $\rightarrow$ Y Level Translation) Figure 38. Switching Characteristics (Y→A Level Translation) ### **TERMINOLOGY** $V_{IHA}$ Logic input high voltage at Pin A1 to Pin A4. $V_{II.A}$ Logic input low voltage at Pin A1 to Pin A4. VOHA Logic output high voltage at Pin A1 to Pin A4. $\mathbf{V}_{\mathsf{OLA}}$ Logic output low voltage at Pin A1 to Pin A4. $\mathbf{C}_{\mathbf{A}}$ Capacitance measured at Pin A1 to Pin A4 (EN = 0). II A Hi-7 Leakage current at Pin A1 to Pin A4 when EN = 0 (high impedance state at Pin A1 to Pin A4). VIII Logic input high voltage at Pin Y1 to Pin Y4. $V_{ILY}$ Logic input low voltage at Pin Y1 to Pin Y4. Vony Logic output high voltage at Pin Y1 to Pin Y4. $V_{OL}$ Logic output low voltage at Pin Y1 to Pin Y4. $\mathbf{C}_{\mathbf{Y}}$ Capacitance measured at Pin Y1 to Pin Y4 (EN = 0). ILY, Hi-Z Leakage current at Pin Y1 to Pin Y4 when EN = 0 (high impedance state at Pin Y1 to Pin Y4). $V_{\text{IHEN}}$ Logic input high voltage at the EN pin. $V_{ILEN}$ Logic input low voltage at the EN pin. $C_{EN}$ Capacitance measured at EN pin. $I_{\text{LEN}}$ Enable (EN) pin leakage current. ten Three-state enable time for Pin A1 to Pin A4 and Pin Y1 to Pin Y4. **t**p. a⇒y Propagation delay when translating logic levels in the A→Y direction. $t_{R,\;A\to Y}$ Rise time when translating logic levels in the $A\rightarrow Y$ direction. $T_{F\!,\;A\to Y}$ Fall time when translating logic levels in the $A\rightarrow Y$ direction. $D_{MAX, A \rightarrow Y}$ Guaranteed data rate when translating logic levels in the A→Y direction under the driving and loading conditions specified in Table 1. Tskew, a→y Difference between propagation delays on any two channels when translating logic levels in the A→Y direction. tppskew, a>y Difference in propagation delay between any one channel and the same channel on a different part (under same driving/loading conditions) when translating in the A→Y direction. $t_{P, Y \to A}$ Propagation delay when translating logic levels in the $Y\rightarrow A$ direction. $t_{R, Y \to A}$ Rise time when translating logic levels in the $Y\rightarrow A$ direction. $\mathbf{t}_{F, Y \to A}$ Fall time when translating logic levels in the $Y\rightarrow A$ direction. $D_{MAX, Y \rightarrow A}$ Guaranteed data rate when translating logic levels in the $Y \rightarrow A$ direction under the driving and loading conditions specified in Table 1. tskew, y→A Difference between propagation delays on any two channels when translating logic levels in the $Y \rightarrow A$ direction. **t**ppskew, y→A Difference in propagation delay between any one channel and the same channel on a different part (under the same driving/loading conditions) when translating in the $Y \rightarrow A$ direction. $\mathbf{V}_{\text{CCA}}$ V<sub>CCA</sub> supply voltage. $V_{CCY}$ V<sub>CCY</sub> supply voltage. ICCA V<sub>CCA</sub> supply current. $\mathbf{I}_{CCY}$ V<sub>CCY</sub> supply current. $I_{Hi-Z, A}$ $V_{\text{CCA}}$ supply current during three-state mode (EN = 0). Iu: 7 x $V_{\text{CCY}}$ supply current during three-state mode (EN = 0). ### THEORY OF OPERATION The ADG3304 level translator allows the level shifting necessary for data transfer in a system where multiple supply voltages are used. The device requires two supplies, $V_{\rm CCA}$ and $V_{\rm CCY}$ ( $V_{\rm CCA} \leq V_{\rm CCY}$ ). These supplies set the logic levels on each side of the device. When driving the A pins, the device translates the $V_{\rm CCA}$ -compatible logic levels to $V_{\rm CCY}$ -compatible logic levels available at the Y pins. Similarly, because the device is capable of bidirectional translation, when driving the Y pins, the $V_{\rm CCY}$ -compatible logic levels are translated to $V_{\rm CCA}$ -compatible logic levels available at the A pins. When EN = 0, Pin A1 to Pin A4 and Pin Y1 to Pin Y4 are three-stated. When EN is driven high, the ADG3304 goes into normal operation mode and performs level translation. #### LEVEL TRANSLATOR ARCHITECTURE The ADG3304 consists of four bidirectional channels. Each channel can translate logic levels in either the A $\rightarrow$ Y or the Y $\rightarrow$ A direction. It uses a one-shot accelerator architecture, which ensures excellent switching characteristics. Figure 39 shows a simplified block diagram of a bidirectional channel. Figure 39. Simplified Block Diagram of an ADG3304 Channel The logic level translation in the A→Y direction is performed using a level translator (U1) and an inverter (U2), while the translation in the Y→A direction is performed using Inverter U3 and Inverter U4. The one-shot generator detects a rising or falling edge present on either the A side or the Y side of the channel. It sends a short pulse that turns on the PMOS transistors (T1 to T2) for a rising edge, or the NMOS transistors (T3 to T4) for a falling edge. This charges/discharges the capacitive load faster, which results in faster rise and fall times. The inputs of the unused channels (A or Y) should be tied to their corresponding $V_{CC}$ rail ( $V_{CCA}$ or $V_{CCY}$ ) or to GND. #### INPUT DRIVING REQUIREMENTS To ensure correct operation of the ADG3304, the circuit that drives the input of the ADG3304 channels should have an output impedance of less than or equal to 150 $\Omega$ and a minimum peak current driving capability of 36 mA. #### **OUTPUT LOAD REQUIREMENTS** The ADG3304 level translator is designed to drive CMOS-compatible loads. If current-driving capability is required, it is recommended to use buffers between the ADG3304 outputs and the load. #### **ENABLE OPERATION** The ADG3304 provides three-state operation at the A and Y I/O pins by using the enable pin (EN), as shown in Table 5. Table 5. Truth Table | EN | Y I/O Pins | A I/O Pins | |----|-------------------------------|-------------------------------| | 0 | Hi-Z <sup>1</sup> | Hi-Z <sup>1</sup> | | 1 | Normal operation <sup>2</sup> | Normal operation <sup>2</sup> | <sup>&</sup>lt;sup>1</sup> High impedance state. While EN = 0, the ADG3304 enters into three-state mode. In this mode, the current consumption from both the $V_{\rm CCA}$ and $V_{\rm CCY}$ supplies is reduced, allowing the user to save power, which is critical, especially on battery-operated systems. The EN input pin can be driven with either $V_{\rm CCA}$ -compatible or $V_{\rm CCY}$ -compatible logic levels. #### **POWER SUPPLIES** For proper operation of the ADG3304, the voltage applied to the $V_{\rm CCA}$ must be less than or equal to the voltage applied to $V_{\rm CCY}$ . To meet this condition, the recommended power-up sequence is $V_{\rm CCY}$ first and then $V_{\rm CCA}$ . The ADG3304 operates properly only after both supply voltages reach their nominal values. It is not recommended to use the part in a system where, during power-up, $V_{\rm CCA}$ can be greater than $V_{\rm CCY}$ due to a significant increase in the current taken from the $V_{\rm CCA}$ supply. For optimum performance, the $V_{\rm CCA}$ pin and $V_{\rm CCY}$ pin should be decoupled to GND as close as possible to the device. <sup>&</sup>lt;sup>2</sup> In normal operation, the ADG3304 performs level translation. ### **DATA RATE** The maximum data rate at which the device is guaranteed to operate is a function of the $V_{\text{CCA}}$ and $V_{\text{CCY}}$ supply voltage combination and the load capacitance. It is given by the maximum frequency of a square wave that can be applied to the device, which meets the $V_{\text{OH}}$ and $V_{\text{OL}}$ levels at the output and does not exceed the maximum junction temperature (see the Absolute Maximum Ratings section). Table 6 shows the guaranteed data rates at which the ADG3304 can operate in both directions (A $\Rightarrow$ Y or Y $\Rightarrow$ A level translation) for various $V_{\text{CCA}}$ and $V_{\text{CCY}}$ supply combinations. Table 6. Guaranteed Data Rate (Mbps)1 | | V <sub>CCY</sub> | | | | | | |--------------------------|-----------------------------|---------------------------|---------------------------|-------------------------|--|--| | <b>V</b> cca | 1.8 V<br>(1.65 V to 1.95 V) | 2.5 V<br>(2.3 V to 2.7 V) | 3.3 V<br>(3.0 V to 3.6 V) | 5 V<br>(4.5 V to 5.5 V) | | | | 1.2 V (1.15 V to 1.3 V) | 25 | 30 | 40 | 40 | | | | 1.8 V (1.65 V to 1.95 V) | - | 45 | 50 | 50 | | | | 2.5 V (2.3 V to 2.7 V) | - | - | 60 | 50 | | | | 3.3 V (3.0 V to 3.6 V) | - | - | - | 50 | | | | 5 V (4.5 V to 5.5 V) | - | - | - | - | | | <sup>&</sup>lt;sup>1</sup> The load capacitance used is 50 pF when translating in the A→Y direction and 15 pF when translating in the Y→A direction. ### **APPLICATIONS** The ADG3304 is designed for digital circuits that operate at different supply voltages; therefore, logic level translation is required. The lower voltage logic signals are connected to the A pins, and the higher voltage logic signals are connected to the Y pins. The ADG3304 can provide level translation in both directions from $A\rightarrow Y$ or $Y\rightarrow A$ on all four channels, eliminating the need for a level translator IC for each direction. The internal architecture allows the ADG3304 to perform bidirectional level translation without an additional signal to set the direction in which the translation is made. It also allows simultaneous data flow in both directions on the same part, for example, when two channels translate in $A\rightarrow Y$ direction while the other two translate in $Y\rightarrow A$ direction. This simplifies the design by eliminating the timing requirements for the direction signal and reducing the number of ICs used for level translation. Figure 40 shows an application where two microprocessors operating at 1.8 V and 3.3 V, respectively, can transfer data simultaneously using two full-duplex serial links, TX1/RX1 and TX2/RX2. Figure 40. 1.8 V to 3.3 V Level Translation Circuit on Two Full-Duplex Serial Links When the application requires level translation between a microprocessor and multiple peripheral devices, the ADG3304 I/O pins can be three-stated by setting EN = 0. This feature allows the ADG3304 to share the data buses with other devices without causing contention issues. Figure 41 shows an application where a $1.8~\rm V$ microprocessor is connected to a $3.3~\rm V$ peripheral device using the three-state feature. Figure 41. 1.8 V to 3.3 V Level Translation Circuit Using the Three-State Feature #### **LAYOUT GUIDELINES** As with any high speed digital IC, the printed circuit board layout is important for the overall performance of the circuit. Care should be taken to ensure proper power supply bypass and return paths for the high speed signals. Each $V_{\rm CC}$ pin ( $V_{\rm CCA}$ and $V_{\rm CCY}$ ) should be bypassed using low effective series resistance (ESR) and effective series inductance (ESI) capacitors placed as close as possible to the $V_{\rm CCA}$ pin and the $V_{\rm CCY}$ pin. The parasitic inductance of the high speed signal track may cause significant overshoot. This effect can be reduced by keeping the length of the tracks as short as possible. A solid copper plane for the return path (GND) is also recommended. 111105-0 ### **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-153-AB-1 Figure 42. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions shown in millimeters Figure 43. 12-Ball Wafer Level Chip Scale Package [WLCSP] (CB-12) Dimensions shown in millimeters #### COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-1 Figure 44. 20-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 4 mm × 4 mm Body, Very Thin Quad (CP-20-1) Dimensions shown in millimeters ### **ORDERING GUIDE** | | | | | Package | |--------------------------------|-------------------|---------------------------------------------------|-----------------------|---------| | Model | Temperature Range | Package Description | Branding <sup>1</sup> | Option | | ADG3304BRUZ <sup>2</sup> | -40°C to +85°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | | RU-14 | | ADG3304BRUZ-REEL <sup>2</sup> | -40°C to +85°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | | RU-14 | | ADG3304BRUZ-REEL7 <sup>2</sup> | -40°C to +85°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | | RU-14 | | ADG3304BCPZ-REEL <sup>2</sup> | −40°C to +85°C | 20-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | | CP-20-1 | | ADG3304BCPZ-REEL7 <sup>2</sup> | −40°C to +85°C | 20-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | | CP-20-1 | | ADG3304BCBZ-REEL <sup>2</sup> | −25°C to +85°C | 12-Ball Wafer Level Chip Scale Package [WLCSP] | SDC | CB-12 | | ADG3304BCBZ-REEL7 <sup>2</sup> | −25°C to +85°C | 12-Ball Wafer Level Chip Scale Package [WLCSP] | SDC | CB-12 | $<sup>^{\</sup>rm 1}$ Branding on these packages is limited to three characters due to space constraints. $<sup>^{2}</sup>$ Z = Pb-free part.